74ACT175 PDF даташит
Спецификация 74ACT175 изготовлена «ON Semiconductor» и имеет функцию, называемую «QUAD D FLIP-FLOP WITH MASTER RESET». |
|
Детали детали
Номер произв | 74ACT175 |
Описание | QUAD D FLIP-FLOP WITH MASTER RESET |
Производители | ON Semiconductor |
логотип |
6 Pages
No Preview Available ! |
MC74AC175
MC74ACT175
Quad D FlipĆFlop With
Master Reset
The MC74AC/ACT175 is a high-speed quad D flip-flop. The device is useful for
general flip-flop requirements where clock and clear inputs are common. The
information on the D inputs is transferred to storage during the LOW-to-HIGH clock
transition. The device has a Master Reset to simultaneously clear all flip-flops, when
MR is low.
The MC74AC/ACT175 consists of four edge-triggered D flip-flops with individual
D inputs and Q and Q outputs. The Clock (CP) and Master Reset (MR) are common
to all flip-flops. Each D input’s state is transferred to the corresponding flip-flop’s
output following the LOW-to-HIGH Clock (CP) transition. A LOW input to the Master
Reset (MR) will force all Q outputs LOW and Q outputs HIGH independent of Clock
or Data inputs. The MC74AC/ACT175 is useful for applications where the Clock and
Master Reset are common to all storage elements.
• Outputs Source/Sink 24 mA
• ′ACT175 Has TTL Compatible Inputs
QUAD D FLIP-FLOP
WITH MASTER RESET
N SUFFIX
CASE 648-08
PLASTIC
Pinout: 16-Lead Packages (Top View)
VCC Q3 Q3 D3 D2 Q2 Q2 CP
16 15 14 13 12 11 10 9
12345678
MR Q0 Q0 D0 D1 Q1 Q1 GND
PIN NAMES
D0 – D3
CP
MR
Q0 – Q3
Q0 – Q3
Data Inputs
Clock Pulse Input
Master Reset Input
Outputs
Outputs
D SUFFIX
CASE 751B-05
PLASTIC
LOGIC SYMBOL
TRUTH TABLE
Inputs
Outputs
MR CP D Qn Qn
LXXLH
H HHL
H LLH
H L X Qn Qn
H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial
= LOW-to-HIGH Transition of Clock
D0 D1 D2 D3
CP
MR
Q0 Q0 Q1 Q1 Q2 Q2 Q3 Q3
FACT DATA
5-1
No Preview Available ! |
MR CP D3
MC74AC175 MC74ACT175
LOGIC DIAGRAM
D2 D1
D0
DQ
CP Q
CD
DQ
CP Q
CD
DQ
CP Q
CD
DQ
CP Q
CD
Q3 Q3
Q2 Q2
Q1 Q1
Please note that this diagram is provided only for the understanding of logic operations and should not be
used to estimate propagation delays.
Q0 Q0
MAXIMUM RATINGS*
Symbol
Parameter
Value
Unit
VCC
Vin
Vout
Iin
Iout
ICC
Tstg
DC Supply Voltage (Referenced to GND)
DC Input Voltage (Referenced to GND)
DC Output Voltage (Referenced to GND)
DC Input Current, per Pin
DC Output Sink/Source Current, per Pin
DC VCC or GND Current per Output Pin
Storage Temperature
–0.5 to +7.0
–0.5 to VCC + 0.5
–0.5 to VCC + 0.5
± 20
± 50
± 50
–65 to +150
V
V
V
mA
mA
mA
°C
* Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended
Operating Conditions.
RECOMMENDED OPERATING CONDITIONS
Symbol
Parameter
Min Typ
VCC
Supply Voltage
′AC
′ACT
2.0 5.0
4.5 5.0
Vin, Vout
tr, tf
DC Input Voltage, Output Voltage (Ref. to GND)
Input Rise and Fall Time (Note 1)
′AC Devices except Schmitt Inputs
Input Rise and Fall Time (Note 2)
tr, tf ′ACT Devices except Schmitt Inputs
TJ Junction Temperature (PDIP)
TA Operating Ambient Temperature Range
IOH Output Current — HIGH
IOL Output Current — LOW
VCC @ 3.0 V
VCC @ 4.5 V
VCC @ 5.5 V
VCC @ 4.5 V
VCC @ 5.5 V
0
–40
150
40
25
10
8.0
25
1. Vin from 30% to 70% VCC; see individual Data Sheets for devices that differ from the typical input rise and fall times.
2. Vin from 0.8 V to 2.0 V; see individual Data Sheets for devices that differ from the typical input rise and fall times.
Min
6.0
5.5
VCC
140
85
–24
24
Unit
V
V
ns/V
ns/V
°C
°C
mA
mA
FACT DATA
5-2
No Preview Available ! |
MC74AC175 MC74ACT175
DC CHARACTERISTICS
Symbol
Parameter
VIH
VIL
VOH
Minimum High Level
Input Voltage
Maximum Low Level
Input Voltage
Minimum High Level
Output Voltage
VCC
(V)
3.0
4.5
5.5
3.0
4.5
5.5
3.0
4.5
5.5
74AC
74AC
TA = +25°C
TA =
–40°C to +85°C
Typ Guaranteed Limits
1.5 2.1
2.25 3.15
2.75 3.85
2.1
3.15
3.85
1.5 0.9
2.25 1.35
2.75 1.65
0.9
1.35
1.65
2.99 2.9
4.49 4.4
5.49 5.4
2.9
4.4
5.4
VOL
Maximum Low Level
Output Voltage
3.0 2.56
4.5 3.86
5.5 4.86
3.0 0.002 0.1
4.5 0.001 0.1
5.5 0.001 0.1
2.46
3.76
4.76
0.1
0.1
0.1
IIN Maximum Input
Leakage Current
3.0 0.36 0.44
4.5 0.36 0.44
5.5 0.36 0.44
5.5 ±0.1 ±1.0
IOLD
IOHD
ICC
†Minimum Dynamic
Output Current
Maximum Quiescent
Supply Current
5.5 75
5.5 –75
5.5 8.0 80
* All outputs loaded; thresholds on input associated with output under test.
† Maximum test duration 2.0 ms, one output loaded at a time.
Note: IIN and ICC @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V VCC.
Unit
V
V
V
V
V
V
µA
mA
mA
µA
Conditions
VOUT = 0.1 V
or VCC – 0.1 V
VOUT = 0.1 V
or VCC – 0.1 V
IOUT = – 50 µA
*VIN = VIL or VIH
– 12 mA
IOH – 24 mA
– 24 mA
IOUT = 50 µA
*VIN = VIL or VIH
12 mA
IOH 24 mA
24 mA
VI = VCC, GND
VOLD = 1.65 V Max
VOHD = 3.85 V Min
VIN = VCC or GND
AC CHARACTERISTICS
Symbol
Parameter
fmax
tPLH
tPHL
tPLH
tPHL
Maximum Clock
Frequency
Propagation Delay
CP to Qn or Qn
Propagation Delay
CP to Qn or Qn
Propagation Delay
MR to Qn
Propagation Delay
MR to Qn
74AC
VCC*
(V)
TA = +25°C
CL = 50 pF
Min Typ Max
3.3 149
5.0 187
3.3 2.0
5.0 1.5
12.0
9.0
3.3 2.5
5.0 1.5
13.0
9.5
3.3 3.0
5.0 2.0
12.5
9.0
3.3 3.0
5.0 2.0
11.0
8.5
74AC
TA = –40°C
to +85°C
CL = 50 pF
Min Max
139
187
2.0 13.5
1.0 9.5
2.0 14.5
1.5 10.5
2.5 13.5
1.5 10.0
2.5 12.5
1.5 9.0
Unit
MHz
ns
ns
ns
ns
Fig.
No.
3-3
3-6
3-6
3-6
3-6
FACT DATA
5-3
Скачать PDF:
[ 74ACT175.PDF Даташит ]
Номер в каталоге | Описание | Производители |
74ACT174 | HEX D-TYPE FLIP FLOP WITH CLEAR | STMicroelectronics |
74ACT174B | HEX D-TYPE FLIP FLOP WITH CLEAR | STMicroelectronics |
74ACT174M | HEX D-TYPE FLIP FLOP WITH CLEAR | STMicroelectronics |
74ACT174MTC | Hex D-Type Flip-Flop with Master Reset | Fairchild Semiconductor |
Номер в каталоге | Описание | Производители |
TL431 | 100 мА, регулируемый прецизионный шунтирующий регулятор |
Unisonic Technologies |
IRF840 | 8 А, 500 В, N-канальный МОП-транзистор |
Vishay |
LM317 | Линейный стабилизатор напряжения, 1,5 А |
STMicroelectronics |
DataSheet26.com | 2020 | Контакты | Поиск |