DataSheet26.com

SAA128M4T27B PDF даташит

Спецификация SAA128M4T27B изготовлена ​​​​«SpecTek» и имеет функцию, называемую «512M DDR SDRAM».

Детали детали

Номер произв SAA128M4T27B
Описание 512M DDR SDRAM
Производители SpecTek
логотип SpecTek логотип 

12 Pages
scroll

No Preview Available !

SAA128M4T27B Даташит, Описание, Даташиты
512Mb: x4, x8, x16
DDR SDRAM
DOUBLE DATA RATE
(DDR) SDRAM
FEATURES
PC2100, PC2700 and PC3200 compatible
VDD = +2.5V ±0.2V, VDDQ = +2.5V ±0.2V (For –6A & -
75A)
VDD = +2.6V ±0.1V, VDDQ = +2.6V ±0.1V (For -5B)
Bi-directional data strobe (DQS) transmitted/ received with
data, i.e. source-synchronous data capture (x16 has two:
LDQS and UDQS – one per byte)
Internal, pipelined double-data-rate (DDR) architecture; two
data accesses per clock cycle
Differential clock inputs (CK and CK#)
Commands entered on each positive CK edge
DQS edge-aligned with data for READs; center-aligned
with data for WRITEs
DLL to align DQ and DQS transitions with CK
Four internal banks for concurrent operation
Data mask (DM) for masking write data (x16 has two: LDM
and UDM – one per byte)
Programmable burst lengths: 2, 4, or 8
Auto precharge option
Auto Refresh
Longer lead TSOP for improved reliability (OCPL)
2.5V I/O (SSTL_2 compatible)
These devices are optimized for single rank DIMM
applications
Package Types:
66-pin Plastic TSOP, OCPL
(400 mil width, 0.65mm pin pitch)
60-ball (10mm x 12.5mm) FBGA
TW
FN
Timing – Cycle Time:
5ns @ CL=3 (PC3200 or DDR400B)
6ns @ CL = 2.5 (PC2700 or DDR333)
7.5ns @ CL = 2.5 (PC2100 or DDR266)
-5B
-6A
-75A
Part number example:
(For part numbers prior to December
2004, refer to page 12 for decoding.)
SAA64M8T27BV8TW-6A
PIN ASSIGNMENT (TOP VIEW)
66-PIN TSOP
Options:
Designation:
Family:
SpecTek Memory
SAA
Configuration:
128 Meg x 4 (32 Meg x 4 x 4 banks)
64 Meg x 8 (16 Meg x 8 x 4 banks)
32 Meg x 16 (8 Meg x 16 x 4 banks)
128M4
64M8
32M16
Design ID:
DDR2 512 Megabit Design
m(Call SpecTek Sales for details on
oavailability of “x” placeholders)
u.cVoltage and refresh:
t42.5V, Auto Refresh
e2.5V, Self or Auto Refresh
.datashePDF=09005aef80c1b136 / Source=09005aef80c1a8c0
512Mb: x4, x8, x16 DDR SDRAM
wwwRev: 11/24/2004
Tx7x
V8
R8
0
www.spectek.com
SpecTek reserves the right to change products or specifications
without notice. © 2003, 2004 SpecTek









No Preview Available !

SAA128M4T27B Даташит, Описание, Даташиты
GENERAL DESCRIPTION
The 512Mb DDR SDRAM is a high-speed CMOS,
dynamic random-access memory containing 536,870,912 bits.
It is internally configured as a quad-bank DRAM.
The 512Mb DDR SDRAM uses a double-data rate
architecture to achieve high-speed operation. The double data
rate architecture is essentially a 2n-prefetch architecture with
an interface designed to transfer two data words per clock
cycle at the I/O pins. A single read or write access for the
512Mb DDR SDRAM effectively consists of a single 2n-bit
wide, one-clock-cycle data transfer at the internal DRAM
core and two corresponding n-bit wide, one-half-clock-cycle
data transfers at the I/O pins.
A bi-directional data strobe (DQS or LDQS/UDQS) is
transmitted externally, along with data, for use in data capture
at the receiver. DQS is a strobe transmitted by the DDR
SDRAM during READs and by the memory controller during
WRITEs. DQS is edge-aligned with data for READs and
center-aligned with data for WRITEs. The x16 offering has
two data strobes, one for the lower byte and one for the upper
byte.
The 512Mb DDR SDRAM operates from a differential
clock (CK and CK#); the crossing of CK going HIGH and
CK# going LOW will be referred to as the positive edge of
CK. Commands (address and control signals) are registered at
every positive edge of CK. Input data is registered on both
edges of DQS, and output data is referenced to both edges of
DQS, as well as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst
oriented; accesses start at a selected location and continue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an ACTIVE
command, which is then followed by a READ or WRITE
command. The address bits registered coincident with the
ACTIVE command are used to select the bank and row to be
accessed. The address bits registered coincident with the
READ or WRITE command are used to select the bank and
the starting column location for the burst access.
The DDR SDRAM provides for programmable READ or
WRITE burst lengths of 2, 4, or 8 locations. An auto
precharge function may be enabled to provide a self-timed
row precharge that is initiated at the end of the burst access.
As with standard SDR SDRAMs, the pipelined,
multibank architecture of DDR SDRAMs allows for
concurrent operation, thereby providing high effective
bandwidth by hiding row precharge and activation time.
512Mb: x4, x8, x16
DDR SDRAM
An auto refresh mode is provided, along with a power-
saving power-down mode. All inputs are compatible with the
JEDEC Standard for SSTL_2. All full drive strength outputs
are SSTL_2, Class II compatible.
NOTE 1: The functionality and the timing specifications discussed in
this data sheet are for the DLL-enabled mode of operation.
NOTE 2: Throughout the data sheet, the various figures and text
refer to DQs as “DQ.” The DQ term is to be interpreted as
any and all DQ collectively, unless specifically stated
otherwise.
Additionally, the x16 is divided in to two bytes — the
lower byte and upper byte. For the lower byte (DQ0
through DQ7) DM refers to LDM and DQS refers to
LDQS; and for the upper byte (DQ8 through DQ15) DM
refers to UDM and DQS refers to UDQS.
___________________________________________________
ABSOLUTE MAXIMUM RATINGS*
(Voltages Relative to VSS)
VDD Supply
-1V to +3.6V
VDDQ Supply
-1V to +3.6V
VREF and Inputs
-1V to +3.6V
I/O Pins
-0.5V to VDDQ +0.5V
Operating Temperature, TA (ambient)
10°C to +70°C
Storage Temperature (plastic)
-55°C to +150°C
Power Dissipation
1W
Short Circuit Output Current
50mA
Disclaimer:
Except as specifically provided in this document,
SpecTek makes no warranties, expressed or implied,
including, but not limited to, any implied warranties of
merchantability or fitness for a particular purpose.
Any claim against SpecTek must be made within 1
year from the date of shipment from SpecTek, and
SpecTek has no liability thereafter. Any liability is limited
to replacement of the defective items or return of
amounts paid for defective items (at buyer’s election). In
no event will SpecTek be responsible for special, indirect,
consequential or incidental damages, even if SpecTek
has been advised for the possibility of such damages.
SpecTek’s liability from any cause pursuant to this
specification shall be limited to general monetary
damages in an amount not to exceed the total purchase
price of the products covered by this specification,
regardless of the form in which legal or equitable action
may be brought against SpecTek.
PDF=09005aef80c1b136 / Source=09005aef80c1a8c0
512Mb: x4, x8, x16 DDR SDRAM
Rev: 11/24/2004
0
www.spectek.com
SpecTek reserves the right to change products or specifications
without notice. © 2003, 2004 SpecTek









No Preview Available !

SAA128M4T27B Даташит, Описание, Даташиты
512Mb: x4, x8, x16
DDR SDRAM
DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS
(For test conditions see note 53)
PARAMETER/CONDITION
SYMBOL
MIN
MAX
Supply Voltage (For -6A & -75A)
I/O Supply Voltage (For -6A & -75A)
Supply Voltage (For -5B)
I/O Supply Voltage (For -5B)
I/O Reference Voltage
I/O Termination Voltage (system)
Input High (Logic 1) Voltage
Input Low (Logic 0) Voltage
Clock Input Voltage Level; CK and CK#
Clock Input Differential Voltage; CK and CK#
Clock Input Crossing Point Voltage; CK and CK#
INPUT LEAKAGE CURRENT
Any input, 0V < VIN < VDD, VREF pin 0V < VIN < 1.35V
(All other pins not under test = 0V)
OUTPUT LEAKAGE CURRENT
(DQs are disabled; 0V < VOUT < VDDQ)
OUTPUT LEVELS:
Full drive option - x4 , x8, x16
High Current (VOUT = VDDQ-0.373V, minimum VREF,
minimum VTT)
Low Current (VOUT = 0.373V, maximum VREF, maximum VTT)
OUTPUT LEVELS: Reduced drive option - x16 only
High Current (VOUT = VDDQ-0.763V, minimum VREF,
minimum VTT)
Low Current (VOUT = 0.763V, maximum VREF, maximum VTT)
VDD
VDDQ
VDD
VDDQ
VREF
VTT
VIH (DC)
VIL (DC)
VIN
VID
VIX
II
IOZ
IOH
IOL
IOHR
IOLR
2.3
2.3
2.5
2.5
0.49 X VDDQ
VREF – 0.04
VREF + 0.15
-0.3
-0.3
0.36
1.15
-2
-7
-16.8
16.8
-9
9
2.7
2.7
2.7
2.7
0.51 X VDDQ
VREF + 0.04
VDD + 0.3
VREF – 0.15
VDDQ + 0.3
VDDQ + 0.6
1.35
2
7
--
--
--
--
UNITS NOTES
V 41
V 41, 44
V 41
V 41, 44
V 6, 44
V 7, 44
V 28
V 28
V
V8
V9
µA
µA
mA 37, 39
mA
mA 38, 39
mA
AC INPUT OPERATING CONDITIONS
(For test conditions see note 53)
PARAMETER/CONDITION
SYMBOL
Input High (Logic 1) Voltage
VIH (AC)
Input Low (Logic 0) Voltage
VIL (AC)
Clock Input Differential Voltage; CK and CK#
Clock Input Crossing Point Voltage; CK and CK#
I/O Reference Voltage
VID (AC)
VIX (AC)
VREF (AC)
MIN
VREF + 0.310
--
0.7
0.5 X VDDQ – 0.2
0.49 X VDDQ
MAX
--
VREF – 0.310
VDDQ + 0.6
0.5 X VDDQ + 0.2
0.51 X VDDQ
UNITS
V
V
V
V
V
NOTES
14, 28,
40
14, 28,
40
8
9
6
CAPACITANCE (x4, x8)
(For test conditions see note 53)
PARAMETER
Delta Input/Output Capacitance: DQs, DQS, DM
Delta Input Capacitance: Command and Address
Delta Input Capacitance: CK, CK#
Input/Output Capacitance: DQs, DQS, DM
Input Capacitance: Command and Address
Input Capacitance: CK, CK#
Input Capacitance: CKE
SYMBOL
DCIO
DCI1
DCI2
CIO
CI1
CI2
CI3
MIN
--
--
--
4.0
2.0
2.0
2.0
MAX
0.50
0.50
0.25
5.0
3.0
3.0
3.0
UNITS
pF
pF
pF
pF
pF
pF
pF
NOTES
24
29
29
PDF=09005aef80c1b136 / Source=09005aef80c1a8c0
512Mb: x4, x8, x16 DDR SDRAM
Rev: 11/24/2004
0
www.spectek.com
SpecTek reserves the right to change products or specifications
without notice. © 2003, 2004 SpecTek










Скачать PDF:

[ SAA128M4T27B.PDF Даташит ]

Номер в каталогеОписаниеПроизводители
SAA128M4T27B512M DDR SDRAMSpecTek
SpecTek

Номер в каталоге Описание Производители
TL431

100 мА, регулируемый прецизионный шунтирующий регулятор

Unisonic Technologies
Unisonic Technologies
IRF840

8 А, 500 В, N-канальный МОП-транзистор

Vishay
Vishay
LM317

Линейный стабилизатор напряжения, 1,5 А

STMicroelectronics
STMicroelectronics

DataSheet26.com    |    2020    |

  Контакты    |    Поиск