|
|
Número de pieza | GM2121 | |
Descripción | SXGA LCD Monitor Controller with Integrated Analog Interface and Dual LVDS Transmitter | |
Fabricantes | ETC | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de GM2121 (archivo pdf) en la parte inferior de esta página. Total 30 Páginas | ||
No Preview Available ! Genesis Microchip Publication
PRELIMINARY DATA SHEET
gm2121
SXGA LCD Monitor Controller with
Integrated Analog Interface and Dual
LVDS Transmitter
Publication Number: C2121-DAT-01F
Publication Date: December 2002
Genesis Microchip Inc.
165 Commerce Valley Dr. West • Thornhill • ON • Canada • L3T 7V8 • Tel: (905) 889-5400 • Fax: (905) 889-5422
2150 Gold Street • PO Box 2150 • Alviso • CA • USA • 95002 • Tel: (408) 262-6599 • Fax: (408) 262-6365
4F, No. 24, Ln 123, Sec 6, Min-Chung E. Rd. • Taipei • Taiwan • Tel: (2) 2791-0118 • Fax: (2) 2791-0196
143-37 Hyundai Tower • Unit 902 • Samsung-dong • Kangnam-gu • Seoul • Korea • 135-090 • Tel: (82-2) 553-5693 • Fax: (82-2) 552-4942
www.genesis-microchip.com / [email protected].com
1 page gm2121 Preliminary Data Sheet
List Of Tables
Table 1. Analog Input Port ................................................................................................................11
Table 2. RCLK PLL Pins ..................................................................................................................11
Table 3. System Interface and GPIO Signals ....................................................................................12
Table 4. Display Output Port.............................................................................................................13
Table 5. Parallel ROM Interface Port................................................................................................13
Table 6. Reserved Pins ...................................................................................................................14
Table 7. Power and Ground Pins for ADC Sampling Clock DDS ....................................................14
Table 8. Power and Ground Pins for Display Clock DDS ................................................................14
Table 9. I/O Power and Ground Pins.................................................................................................15
Table 10. Power and Ground Pins for LVDS Transmitter ..............................................................15
Table 11. TCLK Specification ........................................................................................................19
Table 12. Pin Connection for RGB Input with HSYNC/VSYNC...................................................23
Table 13. ADC Characteristics........................................................................................................24
Table 14. Supported LVDS 24-bit Panel Data Mapping.................................................................34
Table 15. Supported LVDS 18-bit Panel Data Mapping.................................................................34
Table 16. gm2121 GPIOs and Alternative Functions .....................................................................41
Table 17. Bootstrap Signals.............................................................................................................41
Table 18. Instruction Byte Map.......................................................................................................43
Table 19. Absolute Maximum Ratings............................................................................................46
Table 20. DC Characteristics...........................................................................................................47
Table 21. Maximum Speed of Operation ........................................................................................48
Table 22. Display Timing and DCLK Adjustments........................................................................48
Table 23. 2-Wire Host Interface Port Timing .................................................................................48
C2121-DAT-01F
5
http://www.genesis-microchip.com
December 2002
5 Page gm2121 Preliminary Data Sheet
3 GM2121Pin List
I/O Legend: A = Analog, I = Input, O = Output, P = Power, G= Ground
Pin Name
AVDD_RED_3.3
RED+
RED-
AGND_RED
AVDD_GREEN_3.3
GREEN+
GREEN-
AGND_GREEN
AVDD_BLUE_3.3
BLUE+
BLUE-
AGND_BLUE
AVDD_ADC_3.3
ADC_TEST
AGND_ADC
SGND_ADC
GND1_ADC
VDD1_ADC_2.5
GND2_ADC
VDD2_ADC_2.5
HSYNC
VSYNC
No.
136
135
134
133
132
131
130
129
128
127
126
125
124
123
122
121
120
119
118
117
101
100
I/O
AP
AI
AI
AG
AP
AI
AI
AG
AP
AI
AI
AG
AP
AO
AG
AG
G
P
G
P
I
I
Table 1. Analog Input Port
Description
Analog power (3.3V) for the red channel. Must be bypassed with decoupling capacitor to
AGND_RED pin on system board (as close as possible to the pin).
Positive analog input for Red channel.
Negative analog input for Red channel.
Analog ground for the red channel.
Must be directly connected to the system ground plane.
Analog power (3.3V) for the green channel. Must be bypassed with decoupling capacitor to
AGND_GREEN pin on system board (as close as possible to the pin).
Positive analog input for Green channel.
Negative analog input for Green channel.
Analog ground for the green channel.
Must be directly connected to the system ground plane.
Analog power (3.3V) for the blue channel. Must be bypassed with decoupling capacitor to
AGND_BLUE pin on system board (as close as possible to the pin).
Positive analog input for Blue channel.
Negative analog input for Blue channel.
Analog ground for the blue channel.
Must be directly connected to the system ground plane.
Analog power (3.3V) for ADC analog blocks that are shared by all three channels. Includes
band gap reference, master biasing and full-scale adjust. Must be bypassed with
decoupling capacitor to AGND_ADC pin on system board (as close as possible to the pin).
Analog test output for ADC Do not connect.
Analog ground for ADC analog blocks that are shared by all three channels. Includes band
gap reference, master biasing and full-scale adjust.
Must be directly connected to system ground plane.
Dedicated pad for substrate guard ring that protects the ADC reference system.
Must be directly connected to the system ground plane.
Digital GND for ADC clocking circuit.
Must be directly connected to the system ground plane
Digital power (2.5V) for ADC encoding logic. Must be bypassed with decoupling capacitor to
GND1_ADC pin on system board (as close as possible to the pin).
Digital GND for ADC clocking circuit.
Must be directly connected to the system ground plane.
Digital power (2.5V) for ADC encoding logic. Must be bypassed with decoupling capacitor to
GND2_ADC pin on system board (as close as possible to the pin).
ADC input horizontal sync input.
[Input, Schmitt trigger (400mV typical hysteresis), 5V-tolerant]
ADC input vertical sync input.
[Input, Schmitt trigger (400mV typical hysteresis), 5V-tolerant]
Pin Name
AVDD_RPLL_3.3
AVSS_RPLL
TCLK
XTAL
VDD_DPLL_3.3
VSS_DPLL
No
104
105
102
103
106
107
I/O
AP
AG
AI
AO
P
G
Table 2. RCLK PLL Pins
Description
Analog power for the Reference DDS PLL. Connect to 3.3V supply. Must be bypassed with a
0.1uF capacitor to pin AVSS_RPLL (as close to the pin as possible).
Analog ground for the Reference DDS PLL.
Must be directly connected to the system ground plane.
Reference clock (TCLK) from the 20.0MHz crystal oscillator (see Figure 4), or from single-
ended CMOS/TTL clock oscillator (see Figure 7). This is a 5V-tolerant input. See Table 12.
Crystal oscillator output.
Digital power for FCLK and RCLK PLLs. Connect to 3.3V supply.
Digital ground for FCLK and RCLK PLLs.
C2121-DAT-01F
11
http://www.genesis-microchip.com
December 2002
11 Page |
Páginas | Total 30 Páginas | |
PDF Descargar | [ Datasheet GM2121.PDF ] |
Número de pieza | Descripción | Fabricantes |
GM2120 | LCD Monitor Controller with Integrated Analog Interface | Genesis |
GM2120 | (GM2110 / GM2120) XGA/SXGA LCD Monitor Controller | Genesis |
GM2121 | SXGA LCD Monitor Controller with Integrated Analog Interface and Dual LVDS Transmitter | ETC |
GM2123 | CMOS POSITIVE VOLTAGE REGULATOR | GTM |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |