|
|
Número de pieza | TDAT162G52 | |
Descripción | SONET/SDH 155/622/2488 Mbits/s Data Interface | |
Fabricantes | Agere Systems | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de TDAT162G52 (archivo pdf) en la parte inferior de esta página. Total 30 Páginas | ||
No Preview Available ! Data Sheet
August 18, 2004
MARS®2G5 P-Pro (TDAT162G52) SONET/SDH
155/622/2488 Mbits/s Data Interface
Features
■ One of the next-generation, system-on-a-chip
devices of Agere Systems’ multiservice access &
rate solutions MARSTM family of framers.
www.DataSheet4U.com
■
Transmission convergence and SONET/SDH ter-
minal functionality for linear networks.
■ Versatile IC supports 155/622/2488 Mbits/s
SONET/SDH interface solutions for packet over
SONET (POS), packet over fiber (POF), or asyn-
chronous transfer mode (ATM) applications.
■ Low-power 1.6 V/3.3 V operation.
SONET/SDH Interface
■ Termination of quad STS-3/STM-1,
quad STS-12/STM-4, or single STS-48/STM-16.
■ Supports overhead processing for transport and
path overhead bytes.
■ Optional insertion and extraction of overhead bytes
via serial overhead interface.
■ STS pointer processing to align the receive frame
to the system frame.
■ Support for 1 + 1 and 1:1 linear networks.
■ Full path termination and SPE extraction/insertion.
■ SONET/SDH compliant condition and alarm
reporting.
■ Handles all concatenation levels of STS-3c to
STS-48c (in multiples of 3: e.g., 3c, 6c, 9c, etc.).
■ Built-in diagnostic loopback modes.
■ Compliant with the following Telcordia Technolo-
gies®, ANSI®, and ITU standards:
— GR-253 CORE: SONET Transport Systems:
Common Generic Criteria.
— ITU-T G.707: Network Node Interface for the
Synchronous Digital Hierarchy.
— ITU-T G.803: Architecture of Transport Net-
works Based on the Synchronous Digital Hierar-
chy.
— T1.105: SONET-Basic Description including
Multiplex Structure, Rates, and Formats.
— T1.105.02 SONET-Payload Mappings.
— T1.105.03 SONET-Jitter at Network Interfaces.
— T1.105.06 SONET Physical Layer Specifica-
tions.
— T1.105.07 SONET-Sub-STS-1 Interface Rates
and Formats Specification.
— ITU-T I.432: B-ISDN User-Network Interface-
Physical Layer Specification.
— IETF RFC 2615: PPP over SONET/SDH.
— IETF RFC 1661: The Point-to-Point Protocol
(PPP).
— IETF RFC 1662: PPP in HDLC-like Framing.
Data Processing
■ Provisionable data engine supports payload inser-
tion/extraction for PPP, ATM, or HDLC streams.
■ Extraction and insertion of DS3 frames containing
HDLC or ATM data streams for up to 16 channels.
■ Integrated UTOPIA Level 2 and Level 3 compatible
physical layer interface for packets or ATM cells.
■ Provides/supports internal E3 mapping.
■ Supports DS3/PLCP and clear channel DS3 map-
ping.
■ Insertion and extraction of up to 16 separate data
channels.
■ Direct cell/packet over fiber interface device.
■ Compliant with ATM forum, ITU standards, and
IETF standards.
■ Supports generic framing procedure (GFP) proto-
col.
Interfaces
■ Enhanced UTOPIA interface for cell and packet
transfer.
■ IEEE® 1149.1 port with BIST, scan, and boundry
scan.
Microprocessor Interface
■ Up to 66 MHz synchronous.
■ 16-bit address and 16-bit data interface.
■ Synchronous or asynchronous modes available.
■ Configurable to operate with most commercial
microprocessors.
1 page Data Sheet
August 18, 2004
MARS2G5 P-Pro (TDAT162G52) SONET/SDH
155/622/2488 Mbits/s Data Interface
List of Figures
Figure
Page
Figure 1. MARS2G5 P-Pro Block Diagram ............................................................................................................ 27
Figure 2. GFP Relationship to Transport Payloads ............................................................................................... 28
Figure 3. MARS2G5 P-Pro Device Interface Speed/Rate Diagram ...................................................................... 29
Figure 4. MARS1G2 P-Pro Device Interface Speed/Rate Diagram ...................................................................... 30
Figure 5. MARS622 P-Pro Device Interface Speed/Rate Diagram ....................................................................... 31
Figure 6. MARS2G5 P-Pro External Interfaces ..................................................................................................... 33
Figure 7. Clock Domains in the MARS2G5 P-Pro, SONET/SDH Mode ................................................................ 34
Figure 8. Clock Domains in the Packet-Over-Fiber (POF) Mode .......................................................................... 35
Figure 9. PLL Outputs Lock-In Process ............................................................................................................... 122
www.DataSheet4U.cFoimgure 10. Microprocessor Interface Synchronous Write Cycle (MPU_MPMODE (Pin D8) = 1) ......................... 125
Figure 11. Microprocessor Interface Synchronous Read Cycle (MPU_MPMODE (Pin D8) = 1) ........................ 127
Figure 12. Microprocessor Interface Asynchronous Write Cycle Description (MPU_MPMODE (Pin D8) = 0) .... 129
Figure 13. Microprocessor Interface Asynchronous Read Cycle (MPMODE (Pin D8) = 0) ................................. 131
Figure 14. PM Reset Signal Generation .............................................................................................................. 159
Figure 15. General Input/Output (GPIO) ............................................................................................................. 161
Figure 16. Interrupt Functionality ......................................................................................................................... 162
Figure 17. Loopback Operation ........................................................................................................................... 163
Figure 18. MARS2G5 P-Pro Block Diagram Indicating the Signal Pins per Block .............................................. 175
Figure 19. Line Interface ...................................................................................................................................... 177
Figure 20. LVPECL Load Connections ................................................................................................................ 179
Figure 21. Receive Line-Side Timing Waveform ................................................................................................. 180
Figure 22. Transmit Line-Side Timing Waveform—OC-48 Contraclocking ......................................................... 181
Figure 23. Transmit Line-Side Timing Waveform—OC-48 Forward Clocking ..................................................... 181
Figure 24. Transmit Line-Side Timing Waveform—Frame Sync ......................................................................... 181
Figure 25. High-Level Block Interconnect ............................................................................................................ 184
Figure 26. TOHP-48 Block Diagram (One Channel) ........................................................................................... 185
Figure 27. Time-Slot Assignments ...................................................................................................................... 194
Figure 28. REI-L (MS-REI) Location .................................................................................................................... 202
Figure 29. RTOH Interface .................................................................................................................................. 205
Figure 30. TTOH Interface ................................................................................................................................... 205
Figure 31. STS-3/STM1, STS-12/STM-4, and STS-48/STM-16 Transmit TOAC Interface Timing ..................... 206
Figure 32. STS-12/STM-4 and STS-48/STM-16 Receive TOAC Interface Timing .............................................. 206
Figure 33. STS-3/STM-1 Receive TOAC Interface Timing .................................................................................. 207
Figure 34. Signal Degrade and Failure Parameters for BER .............................................................................. 228
Figure 35. Replication of STS-3 in OC-3 Mode into STS-12 Prior to Input of Pointer Processor ........................ 250
Figure 36. Top Level Block Diagram of the Pointer Processor Block .................................................................. 251
Figure 37. Overview of Pointer Processor Register Map .................................................................................... 257
Figure 38. Path Terminator Block Diagram ......................................................................................................... 345
Figure 39. Block Diagram of SPE Mapper Block ................................................................................................. 346
Figure 40. Direct Mapping into STS SPE ............................................................................................................ 349
Figure 41. STS-Nc SPE ....................................................................................................................................... 349
Figure 42. Asynchronous Mapping of DS3 into STS-1 SPE ................................................................................ 350
Figure 43. Asynchronous Mapping of E3 into STS-1 SPE .................................................................................. 351
Figure 44. STS-48 Frame Structure .................................................................................................................... 352
Figure 45. STS-12 Frame Structure .................................................................................................................... 353
Figure 46. Replication of STS-3 in OC-3 Mode into STS-12 Prior to Input of STS Receive Terminator ............. 391
Figure 47. STS Receive Terminator (RXT) Functional Block Diagram ............................................................... 392
Figure 48. Interpreter State Machine ................................................................................................................... 394
Figure 49. STS-12 RXT Concatenated Offset Passing ....................................................................................... 398
Figure 50. STS-6 RXT Concatenated Offset Passing ......................................................................................... 398
Figure 51. STS-3 and STS-1 RXT Concatenated Offset Passing ....................................................................... 399
Agere Systems Inc.
5
5 Page Data Sheet
August 18, 2004
MARS2G5 P-Pro (TDAT162G52) SONET/SDH
155/622/2488 Mbits/s Data Interface
List of Tables (continued)
Table
Page
Table 126. PP_TSAIS_ALMDBSR[A—D], Path Overhead STS-1 Time Slots 1—12 Alarm Indicator Signal Alarm
Delta Bytestream A—D (RO, COR/COW) ......................................................................................................... 270
Table 127. PP_LOP_ALMDBNBSR, Path Overhead STS-1 Loss of Pointer Alarm Delta Status Binning
Bytestream A—D (RO) ...................................................................................................................................... 270
Table 128. PP_TSLOP_ALMDBSR[A—D], Path Overhead STS-1 Time Slots 1—12 Loss of Pointer Alarm Delta
Bytestream A—D (RO, COR/COW)................................................................................................................... 270
Table 129. PP_PTRACCMPIR, Path Trace Access Complete Interrupt (RO, COR/COW) ................................. 271
Table 130. PP_PDI_ALMDBNBSR, Path Overhead STS-1 Payload Defect Indicator Alarm Delta Status Binning
Bytestream A—D (RO) ...................................................................................................................................... 271
www.DataSheet4U.cToamble 131. PP_TSPDI_ALMDBSR[A—D], Path Overhead STS-1 Time Slots 1—12 Payload Defect
Indicator Alarm Delta Bytestream A—D (RO, COR/COW) ................................................................................ 271
Table 132. STS-1 #12 Channel Path Alarm Binning Status Registers (RO) ........................................................ 272
Table 133. STS-1 Channel Path SS New Validated Bits Alarm Status Binning Bytestream A—D (RO) ............. 273
Table 134. STS-1 Channel Path Time Slots 1—12 SS New Validated Bits Alarm Status Bytestream
A—D (RO, COR/COW)...................................................................................................................................... 273
Table 135. STS-1 Channel Path SS Bits Mismatch Alarm Status Binning Bytestream A—D (RO) ..................... 273
Table 136. STS-1 Channel Path Time Slots 1—12 SS Bits Mismatch Alarm Status Bytestream A—D
(RO, COR/COW) ............................................................................................................................................... 273
Table 137. PP_POH_ALMBNMR[1—2], Path Overhead Alarm Status Binning Masks (R/W) ............................. 274
Table 138. PP_ES_ALMBNMBSR, Elastic Store Overrun/Underrun Alarm Status Binning Masks
Bytestream A—D (R/W)..................................................................................................................................... 277
Table 139. PP_TSES_ALMMBSR[A—D], Time Slots 1—12 Elastic Store Overrun/Underrun Alarm Masks
Bytestream A—D (R/W)..................................................................................................................................... 277
Table 140. PP_SF_ALMBNMBSR, Signal Fail Alarm Status Binning Masks Bytestream A—D (R/W) ............... 277
Table 141. PP_TSSF_ALMMBSR[A—D], Time Slots 1—12 Signal Fail Alarm Masks Bytestream A—D (R/W) . 277
Table 142. PP_RDI_ALMBNMBSR, Remote Defect Indicator Alarm Status Binning Masks Bytestream
A—D (R/W) ........................................................................................................................................................ 278
Table 143. PP_TSRDI_ALMMBSR[A—D], Time Slots 1—12 Remote Defect Indicator Alarm Masks
Bytestream A—D (R/W)..................................................................................................................................... 278
Table 144. PP_PLM_ALMBNMBSR, Payload Label Mismatch Alarm Status Binning Masks Bytestream
A—D (R/W) ........................................................................................................................................................ 278
Table 145. PP_TSPLM_ALMMBSR[A—D], Time Slots 1—12 Payload Label Mismatch Alarm Masks Bytestream
A—D (R/W) ........................................................................................................................................................ 278
Table 146. PP_UNEQR_ALMBNMBSR, Unequipped Received Alarm Status Binning Masks
Bytestream A—D (R/W)..................................................................................................................................... 279
Table 147. PP_TSUNEQR_ALMMBSR[A—D], Time Slots 1—12 Unequipped Received Alarm Masks Bytestream
A—D (R/W) ........................................................................................................................................................ 279
Table 148. PP_AIS_ALMBNMBSR, Alarms Indicator Signal Alarm Status Binning Masks
Bytestream A—D (R/W)..................................................................................................................................... 279
Table 149. PP_TSAIS_ALMMBSR[A—D], Time Slots 1—12 Alarms Indicator Signal Alarm Masks
Bytestream A—D (R/W)..................................................................................................................................... 279
Table 150. PP_LOP_ALMBNMBSR, Loss of Pointer Alarm Status Binning Masks Bytestream A—D (R/W)...... 280
Table 151. PP_TSLOP_ALMMBSR[A—D], Time Slots 1—12 Loss of Pointer Alarm Masks Bytestream
A—D (R/W) ........................................................................................................................................................ 280
Table 152. PP_CNCTMM_ALMMBSR, Channel Path Concatenation Map Mismatch Alarm Status Masks
Bytestream A—D (R/W)..................................................................................................................................... 281
Table 153. PP_USCNCTM_ALMMBSR, Channel Path Unsupported Concatenation Map Alarm Masks
Bytestream A—D (R/W)..................................................................................................................................... 281
Table 154. PP_J1NVLDMSG_ALMMBSR, Channel Path J1 New Validated Message Alarm Masks
Bytestream A—D(R/W)...................................................................................................................................... 281
Agere Systems Inc.
11
11 Page |
Páginas | Total 30 Páginas | |
PDF Descargar | [ Datasheet TDAT162G52.PDF ] |
Número de pieza | Descripción | Fabricantes |
TDAT162G52 | SONET/SDH 155/622/2488 Mbits/s Data Interface | Agere Systems |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |