|
|
Número de pieza | HYB18H256321BF-10 | |
Descripción | 256-Mbit GDDR3 Graphics RAM GDDR3 Graphics RAM | |
Fabricantes | Qimonda AG | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de HYB18H256321BF-10 (archivo pdf) en la parte inferior de esta página. Total 30 Páginas | ||
No Preview Available ! September 2007
www.DataSheet4U.com
HYB18H256321BF–11/12/14
HYB18H256321BF–10
256-Mbit GDDR3 Graphics RAM
GDDR3 Graphics RAM
RoHS compliant
Internet Data Sheet
Rev. 0.80
1 page 2 Configuration
Internet Data Sheet
www.DataSheet4U.com
HYB18H256321BF
256-Mbit GDDR3
FIGURE 1
Ballout 256-Mbit GDDR3 Graphics RAM [Top View, MF = Low ]
9''4
9''
966
=4
9664
'4
'4
9664
9''4
'4
'4
9''4
9664 :'46 5'46 9664
9''4
'4
'0
9''4
9'' '4 '4 &$6
966
9664
'4
%$
95() $ 5$6 &.(
966$
5)8
5)8
9''4
9''$
$
$
$
966
9664
'4
$
9'' '4 '4
$
9''4 '4 '0
9''4
9664 :'46 5'46 9664
9''4 '4 '4 9''4
9664 '4 '4 9664
9''4
9''
966
1&
$
%
&
'
(
)
*
+
-
.
/
0
1
3
5
7
8
0)
966
9''
9''4
9664
'4
'4
9664
9''4 '4 '4 9''4
9664 5'46 :'46 9664
9''4
'0 '4 9''4
&6 '4 '4 9''
%$ '4 9664
966
:( 5)0 $ 95()
9''4
&.
&. 966$
$ $ $$3 9''$
$ '4 9664 966
$ '4 '4 9''
9''4
'0 '4 9''4
9664 5'46 :'46 9664
9''4 '4 '4 9''4
9664 '4 '4 9664
5(6(7 966
9''
9''4
%$//287B)%*$B0
Rev. 0.80, 2007-09
09132007-07EM-7OYI
5
5 Page Internet Data Sheet
www.DataSheet4U.com
HYB18H256321BF
256-Mbit GDDR3
3 Functional Description
3.1 Mode Register Set Command (MRS)
&/.
&/.
&.(
&6
5$6
&$6
:(
$$
%$
%$
FIGURE 2
Mode Register Set Command
The Mode Register stores the data for controlling the
operation modes of the memory. It programs CAS latency,
test mode, DLL Reset , the value of the Write Latency and the
Burst length. The Mode Register must be written after power
up to operate the SGRAM. During a ModeRegister Set
command the address inputs are sampled and stored in the
Mode Register. The Mode Register content can only be set or
changed when the chip is in Idle state. For non-READ
commands following a Mode Register Set a delay of tMRD
must be met.
The Mode Register Bitmap is supported in two configurations.
The first configuration is intended to support the Mid-Range-
Speed application. The second configuration supports higher
clock cycles for CAS latency and is therefore prepared to
support high-speed application. The selected configuration is
defined by Bit0 of EMRS2.
&2'
&2'&RGHWREHORDGHGLQWR
WKHUHJLVWHU
'RQ
W&DUH
Rev. 0.80, 2007-09
09132007-07EM-7OYI
11
11 Page |
Páginas | Total 30 Páginas | |
PDF Descargar | [ Datasheet HYB18H256321BF-10.PDF ] |
Número de pieza | Descripción | Fabricantes |
HYB18H256321BF-10 | 256-Mbit GDDR3 Graphics RAM GDDR3 Graphics RAM | Qimonda AG |
HYB18H256321BF-11 | 256-Mbit GDDR3 Graphics RAM GDDR3 Graphics RAM | Qimonda AG |
HYB18H256321BF-12 | 256-Mbit GDDR3 Graphics RAM GDDR3 Graphics RAM | Qimonda AG |
HYB18H256321BF-14 | 256-Mbit GDDR3 Graphics RAM GDDR3 Graphics RAM | Qimonda AG |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |